

# **RX Family**

# DMA Controller DMACA Control Module

R01AN2063EJ0105 Rev.1.05 Jul 31, 2017

# Firmware Integration Technology

#### Introduction

This application note explains how to use the software control module for the DMA controller (DMAC) on RX Family microcontrollers. The module is a DMAC control module using Firmware Integration Technology (FIT). The DMAC control module controls the DMAC referred to in the User's Manual: Hardware as the "DMACA". The module is referred to below as the DMACA FIT module.

In systems where the DMACA FIT module is used simultaneously with the data transfer controller (DTC), it is necessary to ensure that the DTC control software does not enable the module stop state while the DMAC is operating, because a shared bit is used as both the DMAC module stop setting bit and the DTC module stop setting bit.

Note that the initialism "DMAC" is sometimes used in the discussion below to match the descriptions in the User's Manual: Hardware, but it refers to the DMACA.

### **Target Device**

Supported microcontrollers RX231 Group, RX230 Group RX64M Group, RX65N Group, RX651 Group RX71M Group

When applying the information in this application note to a microcontroller other than the above, modifications should be made as appropriate to match the specification of the microcontroller and careful evaluation performed.

#### **Related Documents**

The application note that is related to the DTC FIT module is listed below. Reference should also be made to this application note.

- Firmware Integration Technology User's Manual (R01AN1833EU)
- Board Support Package Module Using Firmware Integration Technology (R01AN1685EJ)
- Adding Firmware Integration Technology Modules to Projects (R01AN1723EU)
- Adding Firmware Integration Technology Modules to CS+ Projects (R01AN1826EJ)
- RX Family DTC Module Firmware Integration Technology (R01AN18193EJ)
- RX Family RSPI Clock Synchronous Single Master Control Module Firmware Integration Technology (R01AN1914EJ)
- RX Family QSPI Clock Synchronous Single Master Control Module Firmware Integration Technology (R01AN1940EJ)

RX Family SCIFA Clock Synchronous Single Master Control Module Firmware Integration Technology (R01AN2280EJ)

### **Contents**

| 1.   | Overview                                | 3  |
|------|-----------------------------------------|----|
| 1.1  | DMACA FIT Module                        | 3  |
| 1.2  | Overview of DMACA FIT Module            | 3  |
| 1.3  | Overview of APIs                        | 4  |
| 2.   | API Information                         | 5  |
| 2.1  | Hardware Requirements                   | 5  |
| 2.2  | Software Requirements                   |    |
| 2.3  | Supported Toolchain                     | 5  |
| 2.4  | Interrupt vector                        | 5  |
| 2.5  | Header Files                            | 6  |
| 2.6  | Integer Types                           | 6  |
| 2.7  | Compile Settings                        | 6  |
| 2.8  | Code Size                               |    |
| 2.9  | Arguments                               | 7  |
| 2.10 | Return Values                           | 8  |
|      | Callback function                       |    |
| 2.12 | 2 Adding the FIT Module to Your Project | 9  |
| 3.   | API Functions                           | 10 |
| 3.1  | R_DMACA_Init()                          | 10 |
| 3.2  | R_DMACA_Open()                          | 11 |
| 3.3  | R_DMACA_Close()                         |    |
| 3.4  | R_DMACA_Create()                        |    |
| 3.5  | R_DMACA_Control()                       |    |
| 3.6  | R_DMACA_Int_Calback()                   | 25 |
| 3.7  | R_DMACA_Int_Enable()                    |    |
| 3.8  | R_DMACA_Init_Disable()                  | 27 |
| 3.9  | R_DMACA_GetVersion()                    | 28 |
| 4.   | Pin Setting                             | 29 |
| 5.   | Appendices                              | 29 |
| 5.1  | Operating Confirmation Environment      | 29 |
| 5.2  | Troubleshooting                         | 30 |
| 6    | Reference Documents                     | 31 |

#### 1. Overview

#### 1.1 DMACA FIT Module

The DMACA FIT module can be combined with other FIT modules for easy integration into the target system.

The functions of DMACA FIT module can be incorporated into software programs by means of APIs. For information on incorporating the DMACA FIT module into projects, see"2.12 Adding the FIT Module to Your Project".

#### 1.2 Overview of DMACA FIT Module

The DMAC is a module to transfer data without the CPU. When a DMACA transfer request is generated, the DMAC transfers data stored at the transfer source address to the transfer destination address.

For details, see the "DMA Controller" section of the User's Manual: Hardware.

#### (1)Transfer Modes

The DMAC supports the following transfer modes.

- Normal transfer mode
- Repeat transfer mode
- · Block transfer mode

#### (2) Extended Repeat Area Function

The DMAC supports a function to specify the extended repeat areas on the transfer source and destination addresses. With the extended repeat areas set, the address registers repeatedly indicate the addresses of the specified extended repeat areas. However, the area (of transfer source or transfer destination) which is specified as the repeat area or block area should not be specified as the extended repeat area.

### (3) Address Update Function using Offset (DMAC0 Only)

The source and destination addresses can be updated by fixing, increment, decrement, or offset addition. When the offset addition is selected, the offset specified by the DMACA offset register (DMOFR of DMAC0) is added to the address every time the DMAC performs one data transfer. This function realizes a data transfer where addresses are allocated to separated areas. Offset subtraction can also be realized by setting a negative value in DMOFR of DMAC0. In this case, the negative value must be 2's complement.

For example, on the RX64M the offset setting ranges are 0 bytes to (16 M - 1) bytes (000000000 to 00FFFFFh) and -16 M bytes to -1 byte (FF0000000 to FFFFFFh).

#### (4)Usage Conditions of DMACA FIT Module

The usage conditions of the module are as follows.

- The r bsp default lock function must be used.
- A single common bit must be used as the DMAC module stop setting bit and the DTC module stop setting bit.



### 1.3 Overview of APIs

Table 1-1 lists the API functions of DMACA FIT module.

Table 1-1 API Functions

| Function Name          | Description                                                                                                         |
|------------------------|---------------------------------------------------------------------------------------------------------------------|
| R_DMACA_Init()         | Module information initialization processing                                                                        |
| R_DMACA_Open()         | Channel-specific initialization processing                                                                          |
| R_DMACA_Close()        | Channel-specific end processing                                                                                     |
| R_DMACA_Create()       | Channel-specific register and activation source setting processing                                                  |
| R_DMACA_Control()      | Operation setting processing                                                                                        |
| R_DMACA_Int_Callback() | Callback function registration processing for channel-specific transfer end interrupt/transfer escape end interrupt |
| R_DMACA_Int_Enable()   | Channel-specific transfer end interrupt/transfer escape end interrupt enable processing                             |
| R_DMACA_Int_Disable()  | Channel-specific transfer end interrupt/transfer escape end interrupt disable processing                            |
| R_DMACA_GetVersion()   | Version information acquisition processing                                                                          |

#### 2. API Information

The names of the APIs of the DMACA FIT module follow the Renesas API naming standard.

### 2.1 Hardware Requirements

The microcontroller used must support the following functionality.

- DMAC(DMACA)
- ICU

## 2.2 Software Requirements

The DMACA FIT module is dependent on the following packages.

• r\_bsp

### 2.3 Supported Toolchain

The operation of the DMACA FIT module has been confirmed with the toolchain listed in 5.1.

## 2.4 Interrupt vector

When running the R\_DMACA\_Int\_Enable() function, the transfer end interrupt and the escape transfer end interrupt according to the argument channel and the interrupt priority level are enabled.

Table 2-1 lists the interrupt vector used in the DMACA FIT Module.

Table 2-1 Interrupt Vector Used in the DMACA FIT Module

| Device      | Interrupt Vector                               |
|-------------|------------------------------------------------|
| RX230/RX231 | DMAC0I interrupt[channel0] (vector no.:198)    |
|             | DMAC1I interrupt[channel1] (vector no.:199)    |
|             | DMAC2I interrupt[channel2] (vector no.:200)    |
|             | DMAC3I interrupt[channel3] (vector no.:201)    |
| RX64M       | DMAC0I interrupt[channel0] (vector no.:120)    |
|             | DMAC1I interrupt[channel1] (vector no.:121)    |
|             | DMAC2I interrupt[channel2] (vector no.:122)    |
|             | DMAC3I interrupt[channel3] (vector no.:123)    |
|             | DMAC74I interrupt[channel4-7] (vector no.:124) |
| RX65N/RX651 | DMAC0I interrupt[channel0] (vector no.:120)    |
|             | DMAC1I interrupt[channel1] (vector no.:121)    |
|             | DMAC2I interrupt[channel2] (vector no.:122)    |
|             | DMAC3I interrupt[channel3] (vector no.:123)    |
|             | DMAC74I interrupt[channel4-7] (vector no.:124) |
| RX71M       | DMAC0I interrupt[channel0] (vector no.:120)    |
|             | DMAC1I interrupt[channel1] (vector no.:121)    |
|             | DMAC2I interrupt[channel2] (vector no.:122)    |
|             | DMAC3I interrupt[channel3] (vector no.:123)    |
|             | DMAC74I interrupt[channel4-7] (vector no.:124) |

#### 2.5 **Header Files**

All the API calls and interface definitions used are listed in r\_dmaca\_rx\_if.h.

#### 2.6 **Integer Types**

This project uses ANSI C99. These types are defined in stdint.h.

#### 2.7 **Compile Settings**

The configuration option settings for the DMACA FIT module are specified in r\_dmaca\_rx\_config.h.

#### 2.8 **Code Size**

Table 2-2 lists the code sizes of DMACA FIT module.

Table 2-2 Code Sizes

| MCU   | Memory               | Size (Note1, 2, 3, 4) |
|-------|----------------------|-----------------------|
| RX231 | ROM                  | 1,491 bytes           |
|       | RAM                  | 36 bytes              |
|       | Max. user stack      | 24 bytes              |
|       | Max. interrupt stack | 36 bytes              |
| RX65N | ROM                  | 1,670 bytes           |
|       | RAM                  | 72 bytes              |
|       | Max. user stack      | 24 bytes              |
|       | Max. interrupt stack | 44 bytes              |
| RX71M | ROM                  | 1,670 bytes           |
|       | RAM                  | 72 bytes              |
|       | Max. user stack      | 24 bytes              |
|       | Max. interrupt stack | 44                    |

Note 1 The memory sizes listed apply when the default settings listed in, "Compile Settings", are used. The memory sizes differ according to the definitions selected.

Note 2 Under confirmation conditions listed the following

- r\_dmaca\_rx.c
- r\_dmaca\_rx\_target.c

Note 3 The required memory sizes differ according to the C compiler version and the compile conditions.

Note 4 The memory sizes listed apply when the little endian. The above memory sizes also differ according to endian mode.

### 2.9 Arguments

The structure for the arguments of the API functions is shown below. This structure is listed in r\_dmaca\_rx\_if.h, along with the prototype declarations of the API functions.

```
typedef struct st dmaca transfer_data_cfg
                                                /* Transfer Mode */
   dmaca repeat block side t repeat block side;
                      /* Repeat Area in Repeat or Block Transfer Mode */
   /* Transfer Data Size */
                                             /* Activation Source */
   dmaca_request_source_t request_source; /* Transfer Request Source */
                         dtie request;
   dmaca dti t
                                  /* Transfer End Interrupt Request */
   dmaca esi t
                         esie request;
                            /* Transfer Escape End Interrupt Request */
   dmaca rpti t
                         rptie request;
                               /* Repeat Size End Interrupt Request */
   dmaca sari t
                        sarie request;
       /* Source Address Extended Repeat Area Overflow Interrupt Request */
   dmaca dari t darie request;
    /* Destination Address Extended Repeat Area Overflow Interrupt Request */
   dmaca src addr repeat area t src addr repeat area;
                              /* Source Address Extended Repeat Area */
   dmaca des addr mode t des addr mode; /* Address Mode of Destination*/
   dmaca des addr repeat area t des addr repeat area;
                         /* Destination Address Extended Repeat Area */
   uint32 t
                         offset value;
                       /* Offset value for DMA Offset Register (DMOFR) */
   dmaca interrupt select t interrupt sel;
                         /* Configurable Options for Interrupt Select */
                         *p_src_addr; /* Start Address of Source */
   void
                         *p_des_addr; /* Start Address of Destination */
   void
   uint32 t
                         block size; /* Repeat Size or Block Size */
   uint16 t
   uint8 t rsv[2];
} dmaca transfer data cfg t;
```

```
typedef enum e dmaca command
                                                      /* Enables DMA transfer. */
    DMACA CMD ENABLE = 0,
    DMACA CMD ALL ENABLE,
                                                    /* Enables DMAC activation. */
    DMACA CMD RESUME,
                                                      /* Resumes DMA transfer. */
    DMACA CMD DISABLE,
                                                      /* Enables DMA transfer. */
    DMACA CMD ALL DISABLE,
                                                  /* Disables DMAC activation. */
    DMACA CMD SOFT REQ WITH AUTO CLR REQ,
                   /* SWREQ bit is cleared automatically after DMA transfer. */
    DMACA CMD SOFT REQ NOT CLR REQ,
                             /* SWREQ bit is not cleared after DMA transfer. */
    {\tt DMACA\_CMD\_SOFT\_REQ\_CLR,} \qquad \qquad /* \; {\tt Clears} \; {\tt DMACA} \; {\tt Software} \; {\tt request} \; {\tt flag.} \; \; */ \; \\
                                    /st Gets the current status of DMACA. st/
    DMACA CMD STATUS GET,
    DMACA CMD ESIF STATUS CLR, /* Clears Transfer Escape End Interrupt Flag. */
    DMACA_CMD_DTIF_STATUS_CLR /* Clears Transfer Interrupt Flag. */
} dmaca_command t;
```

#### 2.10 Return Values

The API function return values are shown below. This enumerated type is listed in r\_dmaca\_rx\_if.h, along with the prototype declarations of the API functions.

```
typedef enum e dmaca return
   DMACA SUCCESS OTHER CH BUSY = 0, /* Other DMAC channels are locked, */
                             /* so that cannot set to module stop state. */
   DMACA SUCCESS DTC BUSY,
                                                        /* DTC is locked, */
                             /* so that cannot set to module stop state. */
   DMACA SUCCESS,
   DMACA ERR INVALID CH,
                                                   /* Channel is invalid. */
   DMACA ERR INVALID ARG,
                                                /* Parameters are invalid. */
   DMACA ERR INVALID HANDLER ADDR, /* Invalid function address is set, */
                     /* and any previous function has been unregistered. */
   DMACA ERR INVALID_COMMAND,
                                                   /* Command is invalid. */
   DMACA ERR NULL PTR,
                                           /* Argument pointers are NULL. */
   DMACA ERR BUSY,
                             /* Resource has been locked by other process. */
   DMACA ERR SOFTWARE REQUESTED,
           /* DMA transfer request by software has been generated already, */
                                      /* so that cannot execute command. */
   DMACA ERR SOFTWARE REQUEST DISABLED,
                              /* Transfer Request Source is not Software. */
   DMACA ERR INTERNAL
                                           /* DMACA driver internal error */
} dmaca return t;
```

### 2.11 Callback function

In this module, the callback function set by user is called when the transfer end interrupt and the escape transfer end interrupt occurred.

To register the call back function, see "3.6 R\_DMACA\_Int\_Calback()".

### 2.12 Adding the FIT Module to Your Project

This module must be added to each project in which it is used. Renesas recommends using "Smart Configurator" described in (1) or (3). However, "Smart Configurator" only supports some RX devices. Please use the methods of (2) or (4) for unsupported RX devices.

- (1) Adding the FIT module to your project using "Smart Configurator" in e<sup>2</sup> studio

  By using the "Smart Configurator" in e<sup>2</sup> studio, the FIT module is automatically added to your project. Refer to "Renesas e<sup>2</sup> studio Smart Configurator User Guide (R20AN0451)" for details.
- (2) Adding the FIT module to your project using "FIT Configurator" in e<sup>2</sup> studio

  By using the "FIT Configurator" in e<sup>2</sup> studio, the FIT module is automatically added to your project. Refer to
  "Adding Firmware Integration Technology Modules to Projects (R01AN1723)" for details.
- (3) Adding the FIT module to your project using "Smart Configurator" on CS+ By using the "Smart Configurator Standalone version" in CS+, the FIT module is automatically added to your project. Refer to "Renesas e² studio Smart Configurator User Guide (R20AN0451)" for details.
- (4) Adding the FIT module to your project in CS+ In CS+, please manually add the FIT module to your project. Refer to "Adding Firmware Integration Technology Modules to CS+ Projects (R01AN1826)" for details.

#### 3. API Functions

### 3.1 R\_DMACA\_Init()

This function is used to initialize the DMAC's internal information.

#### **Format**

```
void R DMACA Init(void)
```

#### **Parameters**

None

#### **Return Values**

None

#### **Properties**

Prototype declarations are contained in r\_dmaca\_rx\_if.h.

#### **Description**

Initializes the usage status of each DMA channel (internal information). Also, cancels the registered callback functions for all DMAC transfer end interrupts/transfer escape end interrupts (DMAC0I, DMAC1I, DMAC2I, DMAC3I, and DMAC74I). If DMAC transfer end interrupts/transfer escape end interrupts will be used, run the R\_DMACA\_Init() function beforehand, and then use the R\_DMACA\_Int\_Callback() function (described below) to register the callback functions.

#### Reentrant

Reentrant from a different channel is impossible.

#### **Example**

```
#include "r_dmaca_rx_if.h"
/* When using the DMACA driver, run the R_DMACA_Init() function first. */
R_DMACA_Init();
```

### **Special Notes:**

When using the DMACA driver, run the R\_DMACA\_Init() function first. It is recommended to run at hardware setup operation.

### 3.2 R\_DMACA\_Open()

This function is run after calling R\_DMACA\_Init() when using the APIs of the DMACA FIT module.

#### **Format**

```
dmaca_return_t R_DMACA_Open(
     uint8_t channel
)
```

#### **Parameters**

channel

DMAC channel number

#### **Return Values**

```
DMACA_SUCCESS /* Successful operation */

DMACA_ERR_INVALID_CH /* Channel is invalid. */

DMACA_ERR_BUSY /* Resource has been locked by other process. */
```

### **Properties**

Prototype declarations are contained in r\_dmaca\_rx\_if.h.

### **Description**

Locks\*1 the DMAC channel specified by the argument channel, then makes initial settings. Releases the DMAC from the module stop state, then activates the DMAC. Also, initializes the activation source selection register for the specified DMAC channel.

Note: 1. The DMACA FIT module uses the r\_bsp default lock function. As a result, the specified DMAC channel is in the locked state after a successful end.

#### Reentrant

Reentrant from a different channel is possible.

#### **Example**

```
#include "r_dmaca_rx_if.h"
volatile dmaca_return_t ret;
ret = R_DMACA_Open(DMACA_CHO);
```

### **Special Notes:**

# 3.3 R\_DMACA\_Close()

This function is used to release the resources of the DMAC channel currently in use.

#### **Format**

```
dmaca_return_t R_DMACA_Close(
     uint8_t channel
)
```

#### **Parameters**

channel

DMAC channel number

#### **Return Values**

#### **Properties**

Prototype declarations are contained in r\_dmaca\_rx\_if.h.

### **Description**

Unlocks\*1 the DMAC channel specified by the argument channel and clears to 0 the DMA transfer enable (DTE) bit of the specified DMAC channel to disable DMA transfers. If all DMAC channels are unlocked, the function clears the DMAC operation enable (DMST) bit to prevent DMAC activation. If in addition DTC is unlocked, the function sets the DMAC and DTC to the module stop state.\*2

- Note: 1. The DMACA FIT module uses the r\_bsp default lock function. As a result, the specified DMAC channel is in the unlocked state after a successful end.
  - 2. Because a shared bit is used as both the DMAC module stop setting bit and the DTC module stop setting bit, the function confirms that the DTC is unlocked before making the module stop setting. (For details, see the "Low Power Consumption" section in the User's Manual: Hardware.

Change the processing method to match the combination of modules used, as shown below.

| DMAC Control                                                                       | DTC Control                                                                         | Processing Method |
|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------|
| DMACA FIT module                                                                   | DTC FIT module                                                                      | See case 1.       |
| (lock function control function present, DTC lock state checking function present) | (lock function control function present, DMAC lock state checking function present) |                   |
| Other than the above                                                               | oncoking randian presenty                                                           | See case 2.       |

#### Case 1: Using the r\_bsp Default Lock Function and Controlling the DTC with the DTC FIT Module\*1

The function uses the  $r_bsp$  default lock function to confirm that all DMAC channels are unlocked and that the DTC is unlocked, then puts the DMAC into the module stop state.

Note: 1. A necessary condition is that the DTC FIT module has a module stop control function that confirms the locked state of the DMAC.

### **Case 2: Control Other Than the Above**

The user must provide code to confirm that all DMAC channels are unlocked and that the DTC is unlocked (not in use). The DMACA FIT module includes an empty function for this purpose.

If the r\_bsp default lock function is not used, insert the program code for checking the locked/unlocked state of all the DMAC channels and the DTC after the line marked /\* do something \*/ in the r dmaca check DMACA DTC locking byUSER() function in the file r dmaca rx target.c.

Even if the r\_bsp default lock function is used, if the DTC FIT module is not used to control the DTC, insert program code for checking the locked/unlocked state of the DTC after the line marked /\* do something \*/ in the r\_dmaca\_check\_DTC\_locking\_byUSER() function in the file r\_dmaca\_rx\_target.c.

Note that the dmaca\_chk\_locking\_sw\_t type shown below should be used for the return value of the r\_dmaca\_check\_DMACA\_DTC\_locking\_byUSER() function or r\_dmaca\_check\_DTC\_locking\_byUSER() function.

### dmaca\_chk\_locking\_sw\_t type

```
DMACA_ALL_CH_UNLOCKED_AND_DTC_UNLOCKED

/* All DMAC channels and DTC are unlocked. */

DMACA_ALL_CH_UNLOCKED_BUT_DTC_LOCKED

/* All DMAC channels are unlocked, but DTC is locked. */

DMACA_LOCKED_CH_EXIST

/* Other DMAC channels are locked. */
```

#### Reentrant

Reentrant from a different channel is possible.

#### **Example**

```
#include "r_dmaca_rx_if.h"
volatile dmaca_return_t ret;

ret = R_DMACA_Close(DMACA_CHO);
if (DMACA_SUCCESS != ret)
{
    /* do something */
}
```

#### **Special Notes:**

When controlling the DTC without using the DTC FIT module, make sure to monitor the usage of the DTC and control locking and unlocking of the DTC so that calling this function does not set the DTC to the module stop state. Note that even if the DTC has not been activated, it is necessary to keep it in the locked state when not making DTC transfer settings.

### 3.4 R\_DMACA\_Create()

This function is used to make DMAC register settings and to specify the activation source.

### **Format**

```
dmaca_return_t R_DMACA_Create(
    uint8_t channel,
    damca_transfer_data_cfg_t * p_data_cfg)
```

#### **Parameters**

channel

DMAC channel number

\* *p\_data\_cfg* 

Pointer to dmaca\_transfer\_data\_cfg\_t DMAC transfer information structure

Setting Values of Members of dmaca\_transfer\_data\_cfg\_t Structure

### Structure

| Member            | <b>Short Description</b>             | Setting Value                                          | Setting Details                                           |
|-------------------|--------------------------------------|--------------------------------------------------------|-----------------------------------------------------------|
| transfer_mode     | Transfer Mode                        | DMACA_TRANSFER_MODE_NORMAL                             | Normal transfer                                           |
|                   |                                      | DMACA_TRANSFER_MODE_REPEAT                             | Repeat transfer                                           |
|                   |                                      | DMACA_TRANSFER_MODE_BLOCK                              | Block transfer                                            |
| repeat_block_side | Repeat Area in                       | DMACA_REPEAT_BLOCK_DESTINATION                         | The destination is specified as                           |
|                   | Repeat or Block                      |                                                        | the repeat area or block area.                            |
|                   | Transfer Mode                        | DMACA_REPEAT_BLOCK_SOURCE                              | The source is specified as the repeat area or block area. |
|                   |                                      | DMACA_REPEAT_BLOCK_DISABLE                             | The repeat area or block area is not specified.           |
| data_size         | Transfer Data Size                   | DMACA_DATA_SIZE_BYTE                                   | 8-bit                                                     |
|                   |                                      | DMACA_DATA_SIZE_WORD                                   | 16-bit                                                    |
|                   |                                      | DMACA_DATA_SIZE_LWORD                                  | 32-bit                                                    |
| act_source        | DMACA Activation                     | Member of enum_ir enumerated type list of constants in | Interrupt vector number of                                |
|                   | Source                               | file lodefine.h                                        | DMAC activation source                                    |
| request_source    | DMACA Transfer                       | DMACA_TRANSFER_REQUEST_SOFTWARE                        | Software                                                  |
|                   | Request Source                       | DMACA_TRANSFER_REQUEST_PERIPHERAL                      | Interrupts from peripheral                                |
|                   |                                      |                                                        | modules or external interrupt input pins.                 |
| dtie_request      | Transfer End<br>Interrupt Request    | DMACA_TRANSFER_END_INTERRUPT_DISABLE                   | Disables the transfer end interrupt request.              |
|                   |                                      | DMACA_TRANSFER_END_INTERRUPT_ENABLE                    | Enables the transfer end interrupt request.               |
| esie_request      | Transfer Escape<br>End Interrupt     | DMACA_TRANSFER_ESCAPE_END_INTERRUPT_<br>DISABLE        | Disables the transfer escape end interrupt request.       |
|                   | Request                              | DMACA_TRANSFER_ESCAPE_END_INTERRUPT_<br>ENABLE         | Enables the transfer escape end interrupt request.        |
| rptie_request     | Repeat Size End<br>Interrupt Request | DMACA_REPEAT_SIZE_END_INTERRUPT_DISABLE                | Disables the repeat size end interrupt request.           |
|                   |                                      | DMACA_REPEAT_SIZE_END_INTERRUPT_ENABLE                 | Enables the repeat size end interrupt request.            |

| Structure<br>Member | Short Description   | Setting Value                     | Setting Details                   |
|---------------------|---------------------|-----------------------------------|-----------------------------------|
| sarie_request       | Source Address      | DMACA_SRC_ADDR_EXT_REP_AREA_OVER_ | Disables an interrupt request for |
|                     | Extended Repeat     | INTERRUPT_DISABLE                 | an extended repeat area           |
|                     | Area Overflow       |                                   | overflow on the source address    |
|                     | Interrupt Request   | DMACA_SRC_ADDR_EXT_REP_AREA_OVER_ | Enables an interrupt request fo   |
|                     |                     | INTERRUPT_ENABLE                  | an extended repeat area           |
|                     |                     |                                   | overflow on the source address    |
| darie_request       | Destination Address | DMACA_DES_ADDR_EXT_REP_AREA_OVER_ | Disables an interrupt request for |
|                     | Extended Repeat     | INTERRUPT_DISABLE                 | an extended repeat area           |
|                     | Area Overflow       |                                   | overflow on the destination       |
|                     | Interrupt Request   |                                   | address                           |
|                     |                     | DMACA_DES_ADDR_EXT_REP_AREA_OVER_ | Enables an interrupt request fo   |
|                     |                     | INTERRUPT_ENABLE                  | an extended repeat area           |
|                     |                     |                                   | overflow on the destination       |
|                     |                     | DMAGA ODG ADDD FIVED              | address                           |
| src_addr_mode       | Address Mode of     | DMACA_SRC_ADDR_FIXED              | Destination address is fixed.     |
|                     | Source              | DMACA_SRC_ADDR_OFFSET             | Offset addition                   |
|                     |                     | DMACA_SRC_ADDR_INCR               | Source address is incremented     |
|                     |                     | DMACA_SRC_ADDR_DECR               | Source address is decremente      |
| src_addr_repeat_    | Source Address      | DMACA_SRC_ADDR_EXT_REP_AREA_NONE  | Not specified                     |
| area                | Extended Repeat     | DMACA_SRC_ADDR_EXT_REP_AREA_2B    | 2 bytes                           |
|                     | Area                | DMACA_SRC_ADDR_EXT_REP_AREA_4B    | 4 bytes                           |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_8B    | 8 bytes                           |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_16B   | 16 bytes                          |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_32B   | 32 bytes                          |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_64B   | 64 bytes                          |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_128B  | 128 bytes                         |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_256B  | 256 bytes                         |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_512B  | 512 bytes                         |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_1KB   | 1K bytes                          |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_2KB   | 2K bytes                          |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_4KB   | 4K bytes                          |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_8KB   | 8K bytes                          |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_16KB  | 16K bytes                         |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_32KB  | 32K bytes                         |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_64KB  | 64K bytes                         |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_128KB | 128K bytes                        |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_256KB | 256K bytes                        |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_512KB | 512K bytes                        |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_1MB   | 1M bytes                          |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_2MB   | 2M bytes                          |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_4MB   | 4M bytes                          |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_8MB   | 8M bytes                          |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_16MB  | 16M bytes                         |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_32MB  | 32M bytes                         |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_64MB  | 64M bytes                         |
|                     |                     | DMACA_SRC_ADDR_EXT_REP_AREA_128MB | 128M bytes                        |
| des_addr_mode       | Address Mode of     | DMACA_DES_ADDR_FIXED              | Destination address is fixed.     |
|                     | Destination         | DMACA_DES_ADDR_OFFSET             | Offset addition                   |
|                     |                     | DMACA_DES_ADDR_INCR               | Destination address is            |
|                     |                     | ··· <u>·</u>                      | incremented.                      |
|                     |                     | DMACA_DES_ADDR_DECR               | Destination address is            |
|                     |                     |                                   | decremented.                      |

| Structure<br>Member | Short Description                         | Setting Value                                                                     | Setting Details                                                                                    |
|---------------------|-------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| des_addr_repeat_    | Destination Address                       | DMACA_DES_ADDR_EXT_REP_AREA_NONE                                                  | Not specified                                                                                      |
| area                | Extended Repeat                           | DMACA_DES_ADDR_EXT_REP_AREA_2B                                                    | 2 bytes                                                                                            |
|                     | Area                                      | DMACA_DES_ADDR_EXT_REP_AREA_4B                                                    | 4 bytes                                                                                            |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_8B                                                    | 8 bytes                                                                                            |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_16B                                                   | 16 bytes                                                                                           |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_32B                                                   | 32 bytes                                                                                           |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_64B                                                   | 64 bytes                                                                                           |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_128                                                   | 128 bytes                                                                                          |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_256B                                                  | 256 bytes                                                                                          |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_512B                                                  | 512 bytes                                                                                          |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_1KB                                                   | 1K bytes                                                                                           |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_2KB                                                   | 2K bytes                                                                                           |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_4KB                                                   | 4K bytes                                                                                           |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_8KB                                                   | 8K bytes                                                                                           |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_16KB                                                  | 16K bytes                                                                                          |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_32KB                                                  | 32K bytes                                                                                          |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_64KB                                                  | 64K bytes                                                                                          |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_128KB                                                 | 128K bytes                                                                                         |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_256KB                                                 | 256K bytes                                                                                         |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_512KB                                                 | 512K bytes                                                                                         |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_1MB                                                   | 1M bytes                                                                                           |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_2MB                                                   | 2M bytes                                                                                           |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_4MB                                                   | 4M bytes                                                                                           |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_8MB                                                   | 8M bytes                                                                                           |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_16MB                                                  | 16M bytes                                                                                          |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_32MB                                                  | 32M bytes                                                                                          |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_64MB                                                  | 64M bytes                                                                                          |
|                     |                                           | DMACA_DES_ADDR_EXT_REP_AREA_128MB                                                 | 128M bytes                                                                                         |
| offset_value        | Offset value for                          | 32bit data                                                                        | Note:                                                                                              |
| _                   | DMA Offset Register                       | 00000000h to 00FFFFFFh (0 bytes to (16M-1) bytes)                                 | Offset subtraction can also be                                                                     |
|                     | (DMOFR)                                   | FF000000h to FFFFFFFh (-16M bytes to -1 byte)                                     | realized by setting a negative                                                                     |
|                     |                                           | Note:                                                                             | value.                                                                                             |
|                     |                                           | Setting bits 31 to 25 is invalid. A value of bit 24 is extended to bits 31 to 25. | In this case, the negative value must be 2's complement.                                           |
|                     |                                           | Offset addition can be specified only for DMAC0.                                  |                                                                                                    |
|                     |                                           | With R_DMACA_Create() function, setting this data is invalid except DMAC0.        |                                                                                                    |
| interrupt_sel       | Configurable Options for Interrupt Select | DMACA_CLEAR_INTERRUPT_FLAG_BEGINNING_<br>TRANSFER                                 | At the beginning of transfer, clears the interrupt flag of the activation source to 0.             |
|                     |                                           | DMACA_ISSUES_INTERRUPT_TO_CPU_END_OF_<br>TRANSFER                                 | At the end of transfer, the interrupt flag of the activation source issues an interrupt to th CPU. |

| Structure<br>Member | Short Description | Setting Value                                                                     | Setting Details                                          |
|---------------------|-------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------|
| *p_src_addr         | Start Address of  | 32bit data                                                                        | Source address                                           |
|                     | Source            | 00000000h to 0FFFFFFh (256M bytes)                                                |                                                          |
| *p_des_addr         | Start Address of  | F0000000h to FFFFFFFh (256M bytes)                                                | Destination address                                      |
|                     | Destination       | Note:                                                                             |                                                          |
|                     |                   | Setting bits 31 to 29 is invalid. A value of bit 28 is extended to bits 31 to 29. |                                                          |
| transfer_count      | Transfer Count    | 32bit data                                                                        | [Normal Transfer Mode]                                   |
|                     |                   | [Normal Transfer Mode]                                                            | This data is set to DMCRAL                               |
|                     |                   | 0000001h to 0000FFFFh                                                             | register.                                                |
|                     |                   | When the setting is 0000h, no specific number of                                  | [Repeat Transfer Mode or Block                           |
|                     |                   | transfer operations is set (free running mode)                                    | Transfer Mode]                                           |
|                     |                   | [Repeat Transfer Mode or Block Transfer Mode].                                    | This data is set to DMCRB                                |
|                     |                   | 00000001h to 00001000h                                                            | register.                                                |
| block_size          | Repeat Size or    | 16bit data                                                                        | [Normal Transfer Mode]                                   |
|                     | Block Size        | [Normal Transfer Mode]                                                            | Invalid                                                  |
|                     |                   | Invalid                                                                           | [Repeat Transfer Mode or Block                           |
|                     |                   | [Repeat Transfer Mode or Block Transfer Mode].                                    | Transfer Mode]                                           |
|                     |                   | 00000001h to 0000400h                                                             | This data is set to DMCRAL register and DMCRAH register. |

#### **Return Values**

```
DMACA_SUCCESS /* Successful operation */
DMACA_ERR_INVALID_CH /* Channel is invalid. */
DMACA_ERR_INVALID_ARG /* Parameters are invalid. */
DMACA_ERR_NULL_PTR /* Argument pointers are NULL. */
```

### **Properties**

Prototype declarations are contained in r\_dmaca\_rx\_if.h.

### **Description**

References the dmaca\_transfer\_data\_cfg\_t DMAC transfer information structure passed as an argument and makes register settings for the specified DMAC channel. Also specifies the activation source for the DMAC channel.

#### Reentrant

Reentrant from a different channel is possible.

#### **Example**

**Case 1: Activating the DMAC by Software** 

```
#include "r dmaca rx if.h"
dmaca return t ret;
dmaca transfer data cfg t td cfg;
uint32 t src = 1234;
uint32 t des[3];
/* Operation - No Extended Repeat Area Function and No Offset Subtraction */
/* Source address is fixed
 * Transfer data size is 32-bit (long word).
 * DMAC transfer mode is Repeat mode & Source side is repeat area
 * At the beginning of transfer, clear the interrupt flag of the activation
source to 0.
 * Transfer Request source is software. */
/* Set Transfer data configuration. */
    td_cfg.transfer_mode = DMACA_TRANSFER_MODE_REPEAT;

td_cfg.repeat_block_side = DMACA_REPEAT_BLOCK_SOURCE;

td_cfg.data_size = DMACA_DATA_SIZE_LWORD;

td_cfg.act_source = (dmaca_activation_source_t)0;

td_cfg.request_source = DMACA_TRANSFER_REQUEST_SOFTWARE;

td_cfg.dtie_request = DMACA_TRANSFER_END_INTERRUPT_DISABLE;

td_cfg.esie_request = DMACA_TRANSFER_ESCAPE_END_INTERRUPT_DISABLE;

td_cfg.rptie_request = DMACA_REPEAT_SIZE_END_INTERRUPT_DISABLE;

td_cfg.sarie_request = DMACA_SPC_ADDR_EXT_REP_AREA_OVER_INTERPURT_DISABLE;
     td_cfg.sarie_request = DMACA_SRC_ADDR_EXT_REP_AREA_OVER_INTERRUPT_DISABLE;
     td cfg.darie request = DMACA DES ADDR EXT REP AREA OVER INTERRUPT DISABLE;
    td_cfg.src_addr_mode = DMACA_DES_ADDR_EXT_REP_AREA_OVER_INTERRUPT_DISABLE;

td_cfg.src_addr_mode = DMACA_SRC_ADDR_FIXED;

td_cfg.src_addr_repeat_area = DMACA_SRC_ADDR_EXT_REP_AREA_NONE;

td_cfg.des_addr_mode = DMACA_DES_ADDR_INCR;

td_cfg.des_addr_repeat_area = DMACA_DES_ADDR_EXT_REP_AREA_NONE;

td_cfg.offset_value = 0x00000000;

td_cfg.interrupt_sel = DMACA_CLEAR_INTERRUPT_FLAG_BEGINNING_TRANSFER;

td_cfg.p_src_addr = (void *)&src;

td_cfg.p_des_addr = (void *)des;
     td_cfg.p_src_addr
td_cfg.p_des_addr
td_cfg.transfer_count
                                                                   = (void *)des;
                                                                   = 1;
                                                                    = 3;
     td cfg.block size
/* Call R_DMACA_Create(). */
     ret = R DMACA Create(DMACA CH0, &td cfg);
```

Note: When the td\_cfg.request\_source is DMACA\_TRANSFER\_REQUEST\_SOFTWARE (DMAC transfer request source is software), the R\_DMACA\_Create() function ignores the td\_cfg.act\_source setting.

#### Case 2: Using a Peripheral Module as the DMAC Activation Source (Example of Using CMI1 Interrupt)

```
#include "r dmaca rx if.h"
dmaca_return_t ret;
dmaca_transfer_data_cfg_t td_cfg;
uint32 t src = 1234;
uint32 t des[3];
/* Operation - No Extended Repeat Area Function and No Offset Subtraction */
/* Source address is fixed.
* Transfer data size is 32-bit (long word).
* DMAC transfer mode is Repeat mode & Source side is repeat area
* At the beginning of transfer, clear the interrupt flag of the activation
source to 0.
^{\star} Transfer Request source is CMI1. ^{\star}/
/* Set Transfer data configuration. */
  td cfg->esie_request = DMACA_TRANSFER_ESCAPE_END_INTERRUPT_DISABLE;
  td_cfg->rptie_request = DMACA_REPEAT_SIZE_END_INTERRUPT_DISABLE;
  td_cfg->sarie_request = DMACA_SRC_ADDR_EXT_REP_AREA_OVER_INTERRUPT_DISABLE;
  td cfg->darie request = DMACA DES ADDR EXT REP AREA OVER INTERRUPT DISABLE;
  td cfg->src addr mode = DMACA SRC ADDR FIXED;
  td_cfg->src_addr_repeat_area = DMACA_SRC_ADDR_EXT_REP_AREA_NONE;
  td_cfg->des_addr_repeat_area = DMACA_DES_ADDR_EXT_REP_AREA_NONE;
  td cfg->offset addr
                             = 0;
  td_cfg->interrupt_sel = DMACA_CLEAR_INTERRUPT_FLAG_BEGINNING_TRANSFER;
  td_cig->p_des_addr
td_cfg->transfer_count
td_cfg->block_size
  td cfg->block size
                            = 3;
/* Disable CMI1 interrupt request before calling R DTC Create(). */
IR(CMT1,CMI1) = 0;
IEN(CMT1,CMI1) = 0;
/* Call R DMACA Create(). */
  ret = R_DMACA_Create(DMACA_CH0, &td_cfg);
```

### **Special Notes:**

# 3.5 R\_DMACA\_Control()

This function is used to control the operation of the DMAC.

### **Format**

```
dmaca_return_t R_DMACA_Control(
    uint8_t channel,
    dmaca_command_t command,
    dmaca_stat_t * p_stat
)
```

### **Parameters**

channel

DMAC channel number

command

DMAC control command

| Command                              | Description                                                                                   |
|--------------------------------------|-----------------------------------------------------------------------------------------------|
| DMACA_CMD_ENABLE                     | Enables DMAC transfer (DMA transfer enable bit control by channel unit).                      |
| DMACA_CMD_ALL_ENABLE                 | Enables DMAC activation (DMAC operation enable bit control).                                  |
| DMACA_CMD_RESUME                     | Restarts DMAC transfer (DMA transfer enable bit control by channel unit).                     |
| DMACA_CMD_DISABLE                    | Disables DMAC transfer (DMA transfer enable bit control by channel unit).                     |
| DMACA_CMD_ALL_DISABLE                | Disables DMAC activation (DMAC operation enable bit control).                                 |
| DMACA_CMD_SOFT_REQ_WITH_AUTO_CLR_REQ | Activates the DMAC by software, and automatically clears the software activation bit.         |
| DMACA_CMD_SOFT_REQ_NOT_CLR_REQ       | Activates the DMAC by software, but does not automatically clear the software activation bit. |
| DMACA_CMD_SOFT_REQ_CLR               | Clears the software activation bit.                                                           |
| DMACA_CMD_STATUS_GET                 | Gets the DMAC status information.                                                             |
| DMACA_CMD_ESIF_STATUS_CLR            | Clears the transfer escape interrupt flag (ESIF).                                             |
| DMACA_CMD_DTIF_STATUS_CLR            | Clears the transfer end interrupt flag (DTIF).                                                |

 $<sup>*</sup>p_stat$ 

Pointer to dmaca\_stat\_t DMAC status information structure

### Members of dmaca\_stat\_t Structure

| Short Description                             | Setting Value                                                                                                     | Setting Details                                                                                                                                                                                                          |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Software Request Status                       | false                                                                                                             | A software transfer is not requested.                                                                                                                                                                                    |
|                                               | true                                                                                                              | A software transfer is requested.                                                                                                                                                                                        |
| Transfer Escape End                           | false                                                                                                             | A transfer escape end interrupt has not been generated.                                                                                                                                                                  |
| Interrupt Status                              | true                                                                                                              | A transfer escape end interrupt has been generated.                                                                                                                                                                      |
| dtif_stat Transfer End Interrupt false A tran |                                                                                                                   | A transfer end interrupt has not been generated.                                                                                                                                                                         |
| Status                                        | true                                                                                                              | A transfer end interrupt has been generated.                                                                                                                                                                             |
| act_stat Active Flag of DMAC false DMAC ope   |                                                                                                                   | DMAC operation is suspended.                                                                                                                                                                                             |
|                                               | true                                                                                                              | DMAC is operating.                                                                                                                                                                                                       |
| Transfer Count                                | 0000h - FFFFh                                                                                                     | The number of normal transfer operations, block transfer operations or repeat transfer operations                                                                                                                        |
|                                               | Software Request Status  Transfer Escape End Interrupt Status  Transfer End Interrupt Status  Active Flag of DMAC | Software Request Status         false true           Transfer Escape End Interrupt Status         false true           Transfer End Interrupt Status         false true           Active Flag of DMAC         false true |

#### **Return Values**

```
DMACA_SUCCESS /* Successful operation */

DMACA_ERR_INVALID_CH /* Channel is invalid. */*/

DMACA_ERR_INVALID_COMMAND /* Command is invalid.*/

DMACA_ERR_NULL_PTR /* Argument pointers are NULL. */

DMACA_ERR_SOFTWARE_REQUESTED*1

/* DMA transfer request by software has been generated already. */

DMACA_ERR_SOFTWARE_REQUEST_DISABLED*2

/* Transfer Request Source is not Software. */
```

- Note: 1. When automatic clearing of the DMA software activation bit (SWREQ bit) is specified, DMACA\_ERR\_SOFTWARE\_REQUESTED is returned when the SWREQ bit is already set to 1. This value may be returned if, for example, the preceding software activation request was executed while automatic clearing of the DMA software activation bit was specified, but the request had not yet been accepted.
  - If issuing of transfer requests by a peripheral module is specified, DMACA\_ERR\_SOFTWARE\_REQUEST\_DISABLED is returned when a DMA transfer activation by software is executed.

#### **Properties**

Prototype declarations are contained in r\_dmaca\_rx\_if.h.

#### **Description**

DMACA\_CMD\_ENABLE command processing

Sets the DMA transfer enable (DTE) bit to enable transfer operation on the specified DMAC channel.

DMACA\_CMD\_ALL\_ENABLE command processing

Sets the DMAC operation enable (DMST) bit to enable activation of the DMAC.

DMACA\_CMD\_RESUME command processing

Sets the DMA transfer enable (DTE) bit to enable a restart of transfer operation on the specified DMAC channel.

DMACA\_CMD\_DISABLE command processing

Clears the DMA transfer enable (DTE) bit to disable transfer operation on the specified DMAC channel.

Used to stop DMAC transfer operation or when changing the DMAC register settings.

DMACA\_CMD\_ALL\_DISABLE command processing

Clears the DMAC operation enable (DMST) bit to disable activation of the DMAC.

Used to stop DMAC transfer operation or when changing the DMAC register settings.

DMACA\_CMD\_SOFT\_REQ\_WITH\_AUTO\_CLR\_REQ command processing

Enables automatic clearing of the SWREQ bit (CLRS bit = 0) and issues a DMA transfer request by software.

DMACA CMD SOFT REQ NOT CLR REQ command processing

Disables automatic clearing of the SWREQ bit (CLRS bit = 1) and issues a DMA transfer request by software.

DMACA\_CMD\_SOFT\_REQ\_CLR command processing

Clears the SWREQ bit of the specified DMAC channel.

DMACA\_CMD\_STATUS\_GET command processing

Writes the status information of the specified DMAC channel to the address specified by the argument p stat.

DMACA\_CMD\_ESIF\_STATUS\_CLR command processing

Clears the transfer escape interrupt flag (ESIF) of the specified DMAC channel.

DMACA\_CMD\_DTIF\_STATUS\_CLR command processing

Clears the transfer end interrupt flag (DTIF) of the specified DMAC channel.

#### Reentrant

Reentrant from a different channel is possible.

#### **Example**

#### Case 1: Activating the DMAC by Software

```
#include "r dmaca rx if.h"
dmaca return t ret;
dmaca stat t dmac status;
/* Call R DMACA Control().
Enable DMAC transfer. */
ret = R DMACA Control(DMACA CH0, DMACA CMD ENABLE, &dmac status);
/* Call R DMACA Control().
DMAC Software request flag set & request flag is cleared automatically. ^{\star}/
ret = R DMACA Control(DMACA CHO, DMACA CMD SOFT REQ NOT CLR REQ,
&dmac status);
if (DMACA SUCCESS != ret)
    /* do something */
}
/* DMAC transfer end check */
do
{
      ret = R DMACA Control(DMACA CNO, DMACA CMD STATUS GET, &dmac status);
      if (DMACA SUCCESS != ret)
          /* do something */
}while( false == (dmac_status.dtif stat));
```

### Case 2: Using a Peripheral Module as the DMAC Activation Source (Example of Using CMI1 Interrupt)

```
#include "r dmaca rx if.h"
dmaca_return_t ret;
dmaca_stat_t dmac_status;
/* Disable CMI1 interrupt request before calling R DTC Control(). */
IR(CMT1,CMI1) = 0;
IEN(CMT1,CMI1) = 0;
/* Call R DMACA Control().
Enable DMAC transfer. */
ret = R DMACA Control(DMACA CH0, DMACA CMD ENABLE, &dmac status);
/* Enable CMI1 interrupt request before calling R_DTC_Create(). */
IEN(CMT1,CMI1) = 1;
/* DMAC transfer end check */
do
     ret = R DMACA Control(DMACA CNO, DMACA CMD STATUS GET, &dmac status);
      if (DMACA SUCCESS != ret)
          /* do something */
}while( false == (dmac_status.dtif_stat));
```

#### Case 3: Continuing or Restarting DMAC Transfer Operation following Case 1 or Case 2 Processing

```
/* Update register settings if necessary (see R_DMACA_Create() function). */
ret = R DMACA Control(DMACA CHO, DMACA CMD RESUME, &dmac status);
```

### Case 4: Ending DMAC Transfer Operation after Case 1 or Case 2 Processing

```
/* Clear transfer end interrupt flag */
ret = R_DMACA_Control(DMACA_CH0, DMACA_CMD_DTIF_STATUS_CLR, &dmac_status);
/* Also use DMACA_CMD_ESIF_STATUS_CLR command to clear transfer escape
endinterrupt flag if transfer escape end interrupt is enabled. */
/* ret = R_DMACA_Control(DMACA_CH0, DMACA_CMD_ESIF_STATUS_CLR, &dmac_status); */
```



Figure 3.1 Example of Processing when DMAC Transfer Ends or Continues

#### **Special Notes:**

In the case of waiting for the transfer end by using DMAC channel 4-7 and an interrupt, please clear a transfer escape interrupt flag (ESIF) or a transfer end interrupt flag (DTIF) using a callback function for transfer end interrupts/transfer escape end interrupts.

### 3.6 R\_DMACA\_Int\_Calback()

This function is used to register the callback function for the DMAC transfer end interrupt/transfer escape end interrupt.

#### **Format**

```
dmaca_return_t R_DMACA_Int_Callback(
    uint8_t channel,
    void * p_callback
)
```

#### **Parameters**

channel

DMAC channel number

\* p\_callback

Pointer to function that is called when a DMAC transfer end interrupt/transfer escape end interrupt occurs

#### **Return Values**

```
DMACA_SUCCESS /* Successful operation */
DMACA_ERR_INVALID_CH /* Channel is invalid. */
DMACA_ERR_INVALID_HANDLER_ADDR /* Invalid function address is set. */
```

#### **Properties**

Prototype declarations are contained in r\_dmaca\_rx\_if.h.

### **Description**

Registers the callback function for the DMAC transfer end interrupt/transfer escape end interrupt of the specified channel. The registration of an already-registered callback function is canceled if FIT\_NO\_FUNC or NULL is passed as the callback argument. Also, the registration of an already-registered callback function is canceled if DMACA\_ERR\_INVALID\_HANDLER\_ADDR is returned.

Note: The callback function arguments and return values should be of void type.

#### Reentrant

Reentrant from a different channel is possible.

#### **Example**

```
#include "r_dmaca_rx_if.h"

dmaca_return_t ret;

/* When using the DMACA driver, run the R_DMACA_Init() function once first. */
R_DMACA_Init();

/* Register the callback function for the DMACOI interrupt (example: using a function with the name dmacOi_callback). */
ret = R_DMACA_Int_Callback(DMACA_CHO,(void *)dmacOi_callback);
if (DMACA_SUCCESS != ret)
{
    /* do something */
}
```

### **Special Notes:**

### 3.7 R\_DMACA\_Int\_Enable()

This function is used to enable DMAC transfer end interrupts/transfer escape end interrupts.

#### **Format**

```
dmaca_return_t R_DMACA_Int_Enable(
    uint8_t channel,
    uint8_t priority
)
```

#### **Parameters**

channel

DMAC channel number

priority

DMAC transfer end interrupt/transfer escape end interrupt priority level

### **Return Values**

```
DMACA_SUCCESS /* Successful operation */
DMACA_ERR INVALID CH /* Channel is invalid. */
```

### **Properties**

Prototype declarations are contained in r\_dmaca\_rx\_if.h

#### **Description**

Enables the DMAC transfer end interrupt/transfer escape end interrupt for the specified channel.

#### Reentrant

Reentrant from a different channel is possible.

### Example

```
#include "r_dmaca_rx_if.h"

dmaca_return_t ret;

/* Enable DMAC transfer end interrupt/transfer escape end interrupt (DMACOI)
on channel 0 with a priority level of 10. */
ret = R_DMACA_Int_Enable(DMACA_CH0,10);
if (DMAC_SUCCESS != ret)
{
    /* do something */
}
```

### **Special Notes:**

### 3.8 R\_DMACA\_Init\_Disable()

This function is used to disable the DMAC transfer end interrupt/transfer escape end interrupt.

#### **Format**

```
dmaca_return_t R_DMACA_Int_Disable(
    uint8_t channel,
)
```

#### **Parameters**

channel

DMAC channel number

#### **Return Values**

```
DMACA_SUCCESS /* Successful operation */
DMACA_ERR_INVALID_CH /* Channel is invalid. */
```

#### **Properties**

Prototype declarations are contained in r\_dmaca\_rx\_if.h.

#### **Description**

Disables the DMAC transfer end interrupt/transfer escape end interrupt for the specified channel.

#### Reentrant

Reentrant from a different channel is possible.

#### **Example**

```
#include "r_dmaca_rx_if.h"

dmaca_return_t ret;

/* Disable DMAC transfer end interrupt/transfer escape end interrupt (DMACOI)
on channel 0. */
ret = R_DMACA_Int_Disable(DMACA_CH0);
if (DMACA_SUCCESS != ret)
{
    /* do something */
}
```

### **Special Notes:**

### 3.9 R\_DMACA\_GetVersion()

This function is used to fetch the driver version information.

#### **Format**

```
uint32 t R DMACA GetVersion(void)
```

#### **Parameters**

None

#### **Return Values**

Version number

Upper 2 bytes: major version, lower 2 bytes: minor version

#### **Properties**

Prototype declarations are contained in r\_dmaca\_rx\_if.h.

### **Description**

Returns the version information.

#### Reentrant

Reentrant from a different channel is possible.

### **Example**

```
uint32_t version;
version = R DMACA GetVersion();
```

### **Special Notes:**

### 4. Pin Setting

DMACA FIT module don't use pin setting.

### 5. Appendices

### **5.1 Operating Confirmation Environment**

Table 5-1 lists the conditions under which operation has been confirmed.

The memory sizes listed apply when the default settings listed in "2.7 Compile Settings", are used. The memory sizes differ according to the definitions selected.

**Table 5-1 Operation Confirmation Conditions(Rev.1.05)** 

| Item                   | Contents                                                                  |
|------------------------|---------------------------------------------------------------------------|
| Integrated development | Renesas Electronics                                                       |
| environment            | e <sup>2</sup> studio V6.0.0                                              |
| C compiler             | Renesas Electronics                                                       |
|                        | C/C++ compiler for RX Family V.2.07.00 (Pre-released version)             |
|                        | Compiler options: The integrated development environment default settings |
|                        | are used, with the following option added.                                |
|                        | -lang = c99                                                               |
| Endian order           | Big endian/Little endian                                                  |
| Module version         | Ver. 1.05                                                                 |
| Board used             | Renesas Starter Kit for RX231 (product No.: R0K505231SxxxBE)              |
|                        | Renesas Starter Kit for RX64M (product No.: R0K50564MSxxxBE)              |
|                        | Renesas Starter Kit for RX65N (product No.: RTK500565NSxxxxxBE)           |
|                        | Renesas Starter Kit for RX65N-2MB (product No.: RTK50565N2SxxxxxBE)       |
|                        | Renesas Starter Kit for RX71M (product No.: R0K50571MSxxxBE)              |

#### 5.2 **Troubleshooting**

(1) Q: I have added the FIT module to the project and built it. Then I got the error: Could not open source file "platform.h".

A: The FIT module may not be added to the project properly. Check if the method for adding FIT modules is correct with the following documents:

- When using CS+:
  - Application note "Adding Firmware Integration Technology Modules to CS+ Projects (R01AN1826)"
- When using  $e^2$  studio:
  - Application note "Adding Firmware Integration Technology Modules to Projects (R01AN1723)"

When using a FIT module, the board support package FIT module (BSP module) must also be added to the project. For this, refer to the application note "Board Support Package Module Using Firmware Integration Technology (R01AN1685)".

(2) Q: I have added the FIT module to the project and built it. Then I got the error: This MCU is not supported by the current r\_dmaca\_rx module.

A: The FIT module you added may not support the target device chosen in the user project. Check if the FIT module supports the target device for the project used.

#### 6. Reference Documents

User's Manual: Hardware

Technical Update/Technical News User's Manual: Development Tools

The latest version can be downloaded from the Renesas Electronics website.

### **Technical Update**

Not applicable technical update for this module.

### **Website and Support**

Renesas Electronics Website

http://www.renesas.com/

Inquiries

http://www.renesas.com/contact/

All trademarks and registered trademarks are the property of their respective owners.

# **Revision History**

Description

|      |                     | Description    |                                                                                                     |  |
|------|---------------------|----------------|-----------------------------------------------------------------------------------------------------|--|
| Rev. | Date                | Page           | Summary                                                                                             |  |
| 1.00 | Jul 31, 2014        |                | First edition issued                                                                                |  |
| 1.01 | Aug 29, 2014        | 5              | Added 1.3 Related Application Note.                                                                 |  |
|      | 7 to g = 0, = 0 · · | 12             | 3.2 R_DMACA_Close()                                                                                 |  |
|      |                     | 12             | in Case 2: Control Other Than the Above,                                                            |  |
|      |                     |                | Changed 'dmaca_chk_looking_sw_type' to                                                              |  |
|      |                     |                | 'dmaca_chk_locking_sw_type'.                                                                        |  |
| 1.02 | Dec 26, 2014        | 1              | Added RX71M Group in Target Devices.                                                                |  |
|      |                     | 1              | Added an application note (R01AN1826EJ) in Related                                                  |  |
|      |                     |                | Documents.                                                                                          |  |
|      |                     | 3              | Moved R_DMACA_Init() to top in Table 1-1, 1.2.1 Overview of                                         |  |
|      |                     |                | APIs.                                                                                               |  |
|      |                     | 3              | Changed 'transfer end interrupt' to 'transfer end                                                   |  |
|      |                     |                | interrupt/transfer escape end interrupt' in                                                         |  |
|      |                     |                | R_DAMCA_Int_Callback(),R_DAMCA_Int_Enable() and                                                     |  |
|      |                     |                | R_DMACA_Int_Disable() of Table 1-1, 1.2.1 Overview of APIs.                                         |  |
|      |                     | 4              | Changed type name of 'Board used' in (1)RX64M, 1.2.2                                                |  |
|      |                     |                | Operating Environment and Memory Sizes.                                                             |  |
|      |                     | 5              | Added (2)RX71M, 1.2.2 Operating Environment and Memory                                              |  |
|      |                     |                | Sizes.                                                                                              |  |
|      |                     | 6              | Added an application note (R01AN2280EJ) in 1.3 Related                                              |  |
|      |                     |                | Application.                                                                                        |  |
|      |                     | 10             | Changed from r_dmaca_config.h to r_dmaca_rx_config.h in 9,                                          |  |
|      |                     |                | 2.9.1 Adding the DMACA FIT module (when not using the                                               |  |
|      |                     |                | plug-in).                                                                                           |  |
|      |                     | 11             | Moved R_DMACA_Init() from 3.5 to 3.1 in 3. API Functions.                                           |  |
|      |                     | 11             | Changed 'transfer end interrupt' to 'transfer end                                                   |  |
|      |                     |                | interrupt/transfer escape end interrupt' in Description, 3.1                                        |  |
|      |                     |                | R_DMACA_Init().                                                                                     |  |
|      |                     | 11             | Added contents in Special Notes, 3.1 R_DMACA_Init().                                                |  |
|      |                     | 12             | Changed from 'first' to 'after calling R_DMACA_Init()' in 3.2                                       |  |
|      |                     |                | R_DMACA_Open().                                                                                     |  |
|      |                     | 21             | Added '(ESIF)' to Description of                                                                    |  |
|      |                     |                | DMACA_CMD_ESIF_STATUS_CLR in Command table, 3.5                                                     |  |
|      |                     |                | R_DMACA_Control().                                                                                  |  |
|      |                     | 21             | Added '(DTIF)' to Description of                                                                    |  |
|      |                     | <del>-</del> · | DMACA_CMD_DTIF_STATUS_CLR in Command table, 3.5                                                     |  |
|      |                     |                | R_DMACA_Control().                                                                                  |  |
|      |                     | 22             | Added '(ESIF)' to DMACA_CMD_ESIF_STATUS_CLR                                                         |  |
|      |                     | - <del>-</del> | command processing in Description, 3.5 R_DMACA_Control().                                           |  |
|      |                     | 22             | Added '(DTIF)' to DMACA_CMD_DTIF_STATUS_CLR                                                         |  |
|      |                     | - <del>-</del> | command processing in Description, 3.5 R_DMACA_Control().                                           |  |
|      |                     | 24             | Changed 'transfer escape interrupt' to 'transfer escape end                                         |  |
|      |                     | <b>-</b> ·     | interrupt' in Example, 3.5 R_DMACA_Control().                                                       |  |
|      | 2                   | 25             | Changed 'transfer escape interrupt' to 'transfer escape end                                         |  |
|      |                     | 20             | interrupt' in Figure 3.1 of Example, 3.5 R_DMACA_Control().                                         |  |
|      |                     | 25             | Added content in Special Notes, 3.5 R_DMACA_Control().                                              |  |
|      |                     | 26             | Changed 'transfer escape interrupt' to 'transfer escape end                                         |  |
|      |                     | 20             | interrupt' in 3.6 R_DMACA_Int_Callback().                                                           |  |
|      |                     | 26             | Changed 'transfer escape interrupt' to 'transfer escape end                                         |  |
|      |                     | 20             | interrupt' in Parameters and Descriptions, 3.6                                                      |  |
|      |                     |                | R_DMACA_Int_Callback().                                                                             |  |
|      |                     | 28             | · · · · · · · · · · · · · · · · · · ·                                                               |  |
|      |                     | ۷٥             | Changed 'transfer escape interrupt' to 'transfer escape end interrupt' in 3.7 R_DMACA_Int_Enable(). |  |
|      |                     | 20             | ·                                                                                                   |  |
|      |                     | 28             | Changed 'transfer escape interrupt' to 'transfer escape end                                         |  |
|      |                     |                |                                                                                                     |  |

|      |              |                                                       | interrupt' in Parameters, Descriptions and Example, 3.7 R_DMACA_Int_Enable().                                                                                       |
|------|--------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |              | 29                                                    | Changed 'transfer escape interrupt' to 'transfer escape end interrupt' in 3.8 R_DMACA_Int_Disable().                                                                |
|      |              | 29                                                    | Changed 'transfer escape interrupt' to 'transfer escape end interrupt' in Descriptions and Example, 3.8 R_DMACA_Int_Disable().                                      |
| 1.03 | Jun 15, 2015 | 1                                                     | Added RX230 and RX231 Group in Target Devices.                                                                                                                      |
|      |              | 6                                                     | Added (3)RX231, 1.2.2 Operating Environment and Memory Sizes.                                                                                                       |
| 1.04 | Sep 30, 2016 | _                                                     | Changed Title "DMA Controller DMACA Control Module Using Firmware Integration Technology" to "DMA Controller DMACA Control Module Firmware Integration Technology". |
|      |              | 1                                                     | Added RX65N Group in Target Devices                                                                                                                                 |
|      |              | 7                                                     | Added (4)RX65N, 1.2.2 Operating Environment and Memory Sizes.                                                                                                       |
|      |              | 8                                                     | 1.3 Related Application Note Changed title of application notes "Using Firmware Integration Technology" to " Firmware Integration Technology".                      |
|      |              | 10                                                    | Added "uint8_t rsv[2]" in 2.7 Arguments.                                                                                                                            |
|      |              |                                                       | Updated explanation in 2.9 Adding Driver to Your Project.                                                                                                           |
|      |              | 23                                                    | Added transfer_count of table of Members of dmaca_stat_t Structure.                                                                                                 |
|      |              | 27                                                    | Added "Gets transfer count" of Figure 3.1.                                                                                                                          |
| 1.05 | Jul 07, 2017 | -                                                     | Moved the following chapter contents.                                                                                                                               |
|      |              |                                                       | - Moved from 1. Overview to 1.2 Overview of APIs                                                                                                                    |
|      |              | 29  Jun 15, 2015  6  Sep 30, 2016  -  1 7 8  10 12 23 | Changed the following chapter number.                                                                                                                               |
|      |              |                                                       | <ul> <li>Changed form 1.2.2 Operating Environment and Memory<br/>Size to 5.1 Operating Confirmation environment</li> </ul>                                          |
|      |              |                                                       | <ul> <li>Changed form 4. Appendices to 5.Appendices.</li> <li>Changed form 5. Reference Documents to 6. Reference<br/>Documents</li> </ul>                          |
|      |              |                                                       | Added the following chapter.                                                                                                                                        |
|      |              |                                                       | - Added 2.4 Interrupt vector                                                                                                                                        |
|      |              |                                                       | - Added 2.8 Code Size                                                                                                                                               |
|      |              |                                                       | - Added 2.12 Adding FIT Module to your Project.                                                                                                                     |
|      |              |                                                       | - Added 4 Pin Setting.                                                                                                                                              |
|      |              |                                                       | - Added 5.2 Troubleshooting                                                                                                                                         |
|      |              | 1                                                     | Added RX651 Group in Target Devices.                                                                                                                                |
|      |              | 5                                                     | Deleted "r_cgc_rx" of 2.2 Software Requirements.                                                                                                                    |
|      |              |                                                       |                                                                                                                                                                     |

### **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

— The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

— The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different type number, confirm that the change will not lead to problems.

— The characteristics of an MPU or MCU in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other disputes involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawing, chart, program, algorithm, application
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics products.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (space and undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas

- 6. When using the Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat radiation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions or failure or accident arising out of the use of Renesas Electronics products beyond such specified
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please ensure to implement safety measures to guard them against the possibility of bodily injury, injury or damage caused by fire, and social damage in the event of failure or malfunction of Renesas Electronics products, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures by your own responsibility as warranty for your products/system. Because the evaluation of microcomputer software alone is very difficult and not practical, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please investigate applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive carefully and sufficiently and use Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall not use Renesas Electronics products or technologies for (1) any purpose relating to the development, design, manufacture, use, stockpiling, etc., of weapons of mass destruction, such as nuclear weapons, chemical weapons, or biological weapons, or missiles (including unmanned aerial vehicles (UAVs)) for delivering such weapons, (2) any purpose relating to the development, design, manufacture, or use of conventional weapons, or (3) any other purpose of disturbing international peace and security, and you shall not sell, export, lease, transfer, or release Renesas Electronics products or technologies to any third party whether directly or indirectly with knowledge or reason to know that the third party or any other party will engage in the activities described above. When exporting, selling, transferring, etc., Renesas Electronics products or technologies, you shall comply with any applicable export control laws and regulations promulgated and administered by the governments of the
- 10. Please acknowledge and agree that you shall bear all the losses and damages which are incurred from the misuse or violation of the terms and conditions described in this document, including this notice, and hold Renesas Electronics harmless, if such misuse or violation results from your resale or making Renesas Electronics products available any third party.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.3.0-1 November 2016)



#### **SALES OFFICES**

### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited

Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 p Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141